Overview

The LA7577N is a high tone quality and high picture quality, video IF and sound IF IC. It employs split processing of the video IF signal and sound IF signal using SAW filters and a PLL detector. Further, the PLL detector incorporates a buzz canceler for Nyquist buzz interference suppression to achieve high tone quality.

Functions

VIF stage
- VIF amplifier
- PLL detector
- B/W noise canceler
- RF AGC
- VCO
- Equalizer amplifier
- AFT
- APC detector
- APC filter
- Lock detector
- IF AGC
- Buzz canceler

1st SIF stage
- Preamplifier with AGC
- 1st SIF detector

SIF stage
- SIF limiter amplifier
- FM quadrature detector

Mute stage
- Sound mute (pin 2)
- AV mute (pin 4)
- IS-15 switch (pin 13)

Features

- Employs split processing for wide bandwidth video characteristics
- PLL detector with buzz canceler for excellent buzz and buzz beat characteristics
- APC time constant switch built-in
- High-speed AGC supports double time constant method
- SIF carrier level AGC in the 1st SIF stage for good SIF weak electric field characteristics
- Good differential gain and phase characteristics
- RF AGC easily adjusted using a variable resistor

Package Dimensions

unit: mm

3067-DIP24S

Specifications

Absolute Maximum Ratings at $T_a = 25^\circ C$

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Ratings</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum supply voltage</td>
<td>$V_{CC \text{ max}}$</td>
<td></td>
<td>13.8</td>
<td>V</td>
</tr>
<tr>
<td>Allowable power dissipation</td>
<td>$P_d \text{ max}$</td>
<td>$T_a \leq 50^\circ C$</td>
<td>1200</td>
<td>mW</td>
</tr>
<tr>
<td>Circuit voltages</td>
<td>$V_{9}, V_{13}$</td>
<td>$V_{CC}$</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>$V_{11}$</td>
<td>$V_{CC}$</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>$V_{23}$</td>
<td>$V_{CC}$</td>
<td></td>
<td>V</td>
</tr>
</tbody>
</table>
Recommended Operating Conditions at Ta = 25°C

Electrical Characteristics at Ta = 25°C, \( V_{CC} = 12V \)
### Electrical Characteristics at $T_a = 25^\circ C$, $V_{CC} = 9V$

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>min</th>
<th>typ</th>
<th>max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCO control sensitivity</td>
<td>$\beta$</td>
<td>$V_{18} = 4.6$ to $5V$</td>
<td>1.5</td>
<td>3.1</td>
<td>6.2</td>
<td>kHz/mV</td>
</tr>
<tr>
<td>[1st SIF]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4.5MHz conversion gain</td>
<td>$V_G$</td>
<td></td>
<td>21</td>
<td>26</td>
<td>31</td>
<td>dB</td>
</tr>
<tr>
<td>4.5MHz output level</td>
<td>$V_{SIF1}$</td>
<td>$V_i = 10mVrms$</td>
<td>50</td>
<td>75</td>
<td>110</td>
<td>mVrms</td>
</tr>
<tr>
<td>1st SIF stage maximum input</td>
<td>$V_{SIF max}$</td>
<td>$+2.2dB$, $-1dB$</td>
<td>60</td>
<td>70</td>
<td>-</td>
<td>mVrms</td>
</tr>
<tr>
<td>1st SIF stage input resistance</td>
<td>$R_i$ (SIF1)</td>
<td>$I = 54.25$MHz</td>
<td>1.2</td>
<td>2</td>
<td>2.7</td>
<td>k$\Omega$</td>
</tr>
<tr>
<td>1st SIF stage input capacitance</td>
<td>$C_i$ (SIF1)</td>
<td>$I = 54.25$MHz</td>
<td>-</td>
<td>3</td>
<td>6</td>
<td>pF</td>
</tr>
<tr>
<td>[SIF]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SIF limiting sensitivity</td>
<td>$V_i$ (lim)</td>
<td>$V_{13} = 5V$</td>
<td>-</td>
<td>33</td>
<td>39</td>
<td>dB/µV</td>
</tr>
<tr>
<td>AM rejection output voltage</td>
<td>$V_g$</td>
<td>$V_{13} = 5V$</td>
<td>400</td>
<td>600</td>
<td>790</td>
<td>mVrms</td>
</tr>
<tr>
<td>Total harmonic distortion</td>
<td>THD</td>
<td>$V_{13} = 5V$</td>
<td>-</td>
<td>0.5</td>
<td>1.0</td>
<td>%</td>
</tr>
<tr>
<td>SIF signal-to-noise ratio</td>
<td>$S/N$ (SIF)</td>
<td>$V_{13} = 5V$</td>
<td>60</td>
<td>75</td>
<td>-</td>
<td>dB</td>
</tr>
<tr>
<td>[Mute, Defeat]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AFT defeat start voltage</td>
<td>$V_{D11}$</td>
<td></td>
<td>0.5</td>
<td>2.3</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>AV mute threshold</td>
<td>$V_{4TH}$</td>
<td></td>
<td>0.5</td>
<td>1.9</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>FM mute threshold</td>
<td>$V_{2TH}$</td>
<td></td>
<td>0.5</td>
<td>2.0</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>AFT defeat voltage</td>
<td>$V_{D14}$</td>
<td></td>
<td>5.4</td>
<td>6</td>
<td>6.6</td>
<td>V</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>min</th>
<th>typ</th>
<th>max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Circuit current</td>
<td>$I_g$</td>
<td>$V_{13} = 5V$</td>
<td>39</td>
<td>48</td>
<td>59</td>
<td>mA</td>
</tr>
<tr>
<td>Quiescent video output voltage</td>
<td>$V_{21}$</td>
<td>$V_{13} = 5V$</td>
<td>5.0</td>
<td>5.4</td>
<td>5.8</td>
<td>V</td>
</tr>
<tr>
<td>Maximum RF AGC voltage</td>
<td>$V_{10H}$</td>
<td>$V_{13} = 7V$</td>
<td>7.6</td>
<td>8</td>
<td>8.4</td>
<td>V</td>
</tr>
<tr>
<td>Minimum RF AGC voltage</td>
<td>$V_{2OL}$</td>
<td>$V_{13} = 7V$</td>
<td>-</td>
<td>0</td>
<td>0.5</td>
<td>V</td>
</tr>
<tr>
<td>Quiescent AFT voltage</td>
<td>$V_{14}$</td>
<td>$V_{13} = 5V$</td>
<td>2.6</td>
<td>4.5</td>
<td>6.0</td>
<td>V</td>
</tr>
<tr>
<td>Input sensitivity</td>
<td>$V_i$</td>
<td></td>
<td>37</td>
<td>43</td>
<td>49</td>
<td>dB/µV</td>
</tr>
<tr>
<td>Video output amplitude</td>
<td>$V_o$ (video)</td>
<td>$V_i = 10mV$</td>
<td>1.5</td>
<td>1.75</td>
<td>2.0</td>
<td>Vp-p</td>
</tr>
<tr>
<td>Sync signal tip voltage</td>
<td>$V_{21}$ (tip)</td>
<td></td>
<td>3.25</td>
<td>3.55</td>
<td>3.85</td>
<td>V</td>
</tr>
<tr>
<td>Maximum AFT voltage</td>
<td>$V_{14H}$</td>
<td></td>
<td>8</td>
<td>8.5</td>
<td>9.0</td>
<td>V</td>
</tr>
<tr>
<td>Minimum AFT voltage</td>
<td>$V_{14L}$</td>
<td></td>
<td>0</td>
<td>0.3</td>
<td>1.0</td>
<td>V</td>
</tr>
<tr>
<td>White-noise threshold voltage</td>
<td>$V_{WTH}$</td>
<td></td>
<td>6.8</td>
<td>7.2</td>
<td>7.6</td>
<td>V</td>
</tr>
<tr>
<td>White-noise clamp voltage</td>
<td>$V_{WCL}$</td>
<td></td>
<td>4.0</td>
<td>4.4</td>
<td>4.8</td>
<td>V</td>
</tr>
<tr>
<td>Black-noise threshold voltage</td>
<td>$V_{BTH}$</td>
<td></td>
<td>2.5</td>
<td>2.8</td>
<td>3.1</td>
<td>V</td>
</tr>
<tr>
<td>Black-noise clamp voltage</td>
<td>$V_{BCL}$</td>
<td></td>
<td>2.5</td>
<td>4.1</td>
<td>4.5</td>
<td>V</td>
</tr>
<tr>
<td>AFT detector sensitivity</td>
<td>$S_f$</td>
<td></td>
<td>28</td>
<td>39</td>
<td>55</td>
<td>mV/kHz</td>
</tr>
<tr>
<td>FM detector output voltage</td>
<td>$V_o$</td>
<td>$V_{13} = 5V$</td>
<td>400</td>
<td>600</td>
<td>790</td>
<td>mVrms</td>
</tr>
<tr>
<td>[Mute, Defeat]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AFT defeat start voltage</td>
<td>$V_{D11}$</td>
<td></td>
<td>0.5</td>
<td>1.6</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>AV mute threshold</td>
<td>$V_{4TH}$</td>
<td></td>
<td>0.5</td>
<td>1.1</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>FM mute threshold</td>
<td>$V_{2TH}$</td>
<td></td>
<td>0.5</td>
<td>1.9</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>AFT defeat voltage</td>
<td>$V_{D14}$</td>
<td></td>
<td>3.9</td>
<td>4.5</td>
<td>5.1</td>
<td>V</td>
</tr>
</tbody>
</table>
Sample Application Circuit (Japan)
Sample Application Circuit (Japan)
(when the SIF, 1st SIF, AFT and RF AGC are not used)

When the SIF stage is not used
- Leave pin 1 open
- Tie pin 2 to GND
- Leave pin 24 open

When the 1st SIF stage is not used
- Connect a 0.01\mu F capacitor between pin 8 and GND (leave the 0.01\mu F capacitor on pin 23 connected to GND)
- Leave pin 22 open

When the AFT circuit is not used
- Tie pins 11 and 12 to GND
- Leave pin 14 open

When the RF AGC circuit is not used
- Connect a 0.01\mu F capacitor between pin 4 and GND
- Leave pin 10 open
Buzz Canceler

Phase-locked loop (PLL) detectors feature lower harmonic distortion in the video stage, higher IF phase differential suppression and much lower audio buzz than conventional quasi-synchronous detectors. However, voltage-controlled oscillators (VCO) in PLL detectors, generally, are highly susceptible to interference from flyback pulses. This interference can affect the frequency of the VCO, resulting in added output noise components and audio buzz. This interference is minimized by VCO supply voltage regulation.

The PLL detector is shown in Figure 1. The automatic phase control (APC) circuit multiplies the IF signal by the VCO output signal, which is phase shifted by 90°, to suppress the AM component. The APC output is passed through a low-pass filter to form the VCO control signal. This results in a signal with a good carrier-to-noise ratio (C/N).

A simple PLL detector, however, can cause other audio problems, because the broadcast signal is transmitted using vestigial sideband modulation. In this case, the RF signal is converted to an IF signal by the Nyquist slope of the SAW filter. Since the sidebands in the vicinity of the picture carrier are attenuated, the magnitudes of the upper and lower sideband vectors are different. The result is a phase distortion component, \( \phi \), in the composite vector as shown in Figure 2.
This phase distortion is the cause of audio buzz, or Nyquist buzz, because the VCO synchronizes to the composite vector. A Nyquist buzz cancelation circuit is incorporated into the LA7577N to reduce the level of this noise as shown in Figure 3.

A typical signal with Nyquist buzz is shown in Figure 4 together with the compensating signal generated by the Nyquist-slope canceler and the resultant signal.

The circuit shown in Figure 3 is highly effective in suppressing audio buzz caused by the 4.5MHz IF beat signal in Japanese multiplexed (L – R) audio or American (MTS) Multichannel TV Sound (L – R) signals.

As buzz cancelation is independent of the PLL loop time constant, other parameters such as automatic phase control can be optimized to eliminate interference from flyback pulses.

Design Notes

FM Detector Output (Pin 1)

The FM detector output is an emitter follower with a 200Ω series protection resistor as shown in Figure 5. In multiplex audio applications where pin 1 is connected to the input of a multiplexed audio decoder, the input resistance of the decoder can decrease, causing distortion of the (L – R) signal. In this case, a 5.1kΩ or larger resistor, R1, should be connected between pin 1 and ground.

In monophonic applications, an RC de-emphasis circuit should be connected as shown in Figure 6. The time constant is given by R2 × C.
FM Discriminator (Pin 2)

The quadrature detector frequency at which the 90° phase shift occurs is determined by the tuned circuit connected to pin 2 as shown in Figure 7.

The detector bandwidth characteristics are determined largely by the coil Q and damping resistance. The damping resistor should be chosen for the desired output level and bandwidth characteristics.

FM muting is achieved by holding point A, in Figure 7, at ≤1V DC.

IF AGC (Pins 3 and 13)

The IF signal is peak detected and averaged by the filters connected to pins 13 and 3, which are the 1st AGC and 2nd AGC, respectively, as shown in Figure 8. The IF AGC audio component of the input signal to the video IF stage is first removed by an audio trap.

Typical AGC filter time constants

<table>
<thead>
<tr>
<th>Pin</th>
<th>Component</th>
<th>Single time constant</th>
<th>Double time constant</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>C1</td>
<td>330pF</td>
<td>330pF</td>
</tr>
<tr>
<td></td>
<td>R1</td>
<td>–</td>
<td>2.2kΩ</td>
</tr>
<tr>
<td></td>
<td>C2</td>
<td>–</td>
<td>0.47μF</td>
</tr>
<tr>
<td>13</td>
<td>C3</td>
<td>0.47μF</td>
<td>0.068μF</td>
</tr>
<tr>
<td></td>
<td>R2</td>
<td>820kΩ</td>
<td>820kΩ</td>
</tr>
</tbody>
</table>

Mute switch (IS-15 switch)

The black-noise canceler can be disabled by pulling pin 13 to 1V or lower. An external AGC source can then be applied to pin 3 to drive the AGC circuit. This mode of operation is designed for use with an IS-15 (EIA standard) switch.

Ghosting problems

Reflected signals which have a phase different from that of the main signal can cause distortion of the horizontal sync pulse, as shown in Figure 9. As a result, the same charge-to-discharge current ratio of the IF AGC cannot be maintained. If the phase difference is large, the video signal can also be distorted as shown in Figure 10. Distortion can be minimized by connecting a 820kΩ to 1MΩ resistor between pin 13 and ground.
RF AGC Variable Resistor (Pin 4)

The operating point of the RF AGC can be adjusted using a variable resistor connected to pin 4 as shown in Figure 11. When pin 4 is pulled to 0.5V or lower, both the FM and video outputs are muted.

![RF AGC adjustment](image1)

VIF Input (Pins 5 and 6)

The VIF amplifier inputs on pins 5 and 6 should be capacitively coupled to block DC. The input signal is the average of the signals on these inputs. The input resistance is approximately 1.5kΩ and the input capacitance is approximately 3pF.

![VIF stage](image2)

1st SIF Input (Pin 8)

The 1st SIF amplifier input on pin 8, shown in Figure 13, should be capacitively coupled to block DC. If a SAW filter is used, an inductor should also be connected as shown in Figure 14. This matches the SAW filter output capacitance to the LA7577N input capacitance and increases the sensitivity. The inductor typically would be 0.62μH (for Japan), 1.0μH (for the USA) or 1.3μH (for PAL countries).

![1st SIF stage](image3)

RF AGC Output (Pin 10)

The RF AGC output on pin 10 is an emitter follower with a 200Ω series protection resistor as shown in Figure 15. The value of the bleeder resistor connected between pin 10 and the tuner, shown in Figure 16, should be chosen based on the tuner maximum gain.

![RF AGC output](image4)

![Bleeder resistor connection](image5)
AFT Tank (Pins 11 and 12)
The automatic frequency tuner (AFT) tank connected to pins 11 and 12 generates the 90° phase shift required for quadrature detection. The band-pass frequency characteristics of the IF SAW filter and the AFT tank are shown in Figure 17(A) and 17(B), respectively. The combined response is shown in Figure 17(C). The resulting extended low-frequency response, which increases susceptibility to incorrect operation, can be reduced by connecting capacitor C2 in series with the AFT tank as shown in Figure 18. The resultant frequency response is shown in Figure 17(D).

Capacitors C1 and C2 should have a ratio of approximately 5 to 1. An inductor or resistor should also be connected in parallel with C2 to maintain the DC balance of the AFT tank.

The AFT can be defeated by connecting pin 11 to ground through resistor R1, which should be 20kΩ or lower.

AFT Output (Pin 14)
An external bleeder resistor is required to generate the AFT voltage. The AFT loop time constant is formed by external resistor R3 and capacitor C2, as shown in Figure 19. The resistor also provides overvoltage protection.

Fluctuations in the AFT quiescent output voltage, if present in station selector systems using PLLs or voltage synthesizers, can be reduced by connecting series resistor R4 as shown in Figure 20. Note, however, that this also reduces the AFT range.
Composite Video Output (Pin 17)

The 4.5MHz composite video output circuit is shown in Figure 22. A resistor should be connected between this emitter-follower output and ground to ensure adequate output drive capability. The resistor should be ≥1.2kΩ (V_CC = 12V), or ≥1kΩ (V_CC = 9V).

APC Filter (Pin 18)

Time-constant switching is incorporated into the VCO for automatic phase control (APC). When the PLL is locked, the VCO is controlled by loop A, shown in Figure 23. When the PLL is unlocked or the signal is weak, the VCO is controlled by loop B which has higher gain. The increased APC loop gain also increases the pull-in range. The recommended range for the external APC filter resistor is 47 to 150Ω, and for the capacitor, 0.47μF.
Equalization Amplifier (Pins 19 to 21)

The video signal, after passing through the 4.5MHz trap, is input on pin 19 to the equalization amplifier, and output on pin 21. A resistor should be connected between the emitter-follower output and ground to ensure adequate output drive capability. The resistor should be $\geq 2.7 \text{k}\Omega$ ($V_{CC} = 12\text{V}$) or $\geq 2.2 \text{k}\Omega$ ($V_{CC} = 9\text{V}$). A buffer transistor should be used if the signal is taken off-board.

**Equalization amplifier design**

The equalization amplifier has an external series resonant circuit, shown in Figure 24, which controls the frequency characteristic. The output voltage, $V_o$, is given by the following equation:

$$V_o = \frac{R1}{Z} + 1 \cdot (V_i + V_{in})$$

Since the input voltage, $V_{in}$, is small, the gain is given approximately by the following equation:

$$A_V = \frac{V_o}{V_i} = \frac{R1}{Z} + 1$$

The amplifier can be used as a voltage amplifier by connecting a network to pin 20 as shown in Figure 25. The bleeder resistor should be chosen to avoid excessive gain and extreme video sync tip voltages.

**External bleeder resistor selection**

If the equalization amplifier is configured for non-unity gain, bleeder resistors $R2$ and $R3$, shown in Figure 26, are required to ensure that the output DC voltage does not change.

The sync tip voltage does not change if $V_X$ is approximately equal to $V_{21}$. $V_X$ is given by the following equation:

$$V_X = \frac{V_{CC} \cdot R2}{R2 + R3}$$

The voltage gain is given by:

$$A_V = 1 + 1000/Z1$$

where

$$Z1 = R2 \times R3/(R2 + R3)$$

and resistors $R2$ and $R3$ are given by:

$$R2 = 1000 \times V_{CC}/[(V_{CC} - V_X) \times (A_V - 1)]$$

$$R3 = 1000 \times V_{CC}/[V_X \times (A_V - 1)]$$
1st SIF Output (Pin 22)

The 1st SIF output is an emitter follower with internal 100Ω series resistor as shown in Figure 27. An additional series resistor should be used for impedance matching to the ceramic band-pass filter.

![Figure 27. 1st SIF output](image)

1st SIF AGC Filter (Pin 23)

The 1st SIF amplifier has an AGC range of approximately 30dB. The capacitor on pin 23 is normally 0.01µF, but may, depending on the situation, be as large as 4.7µF (4.7µF is recommended when using the filter for NICAM signal processing).

![Figure 28. 1st SIF AGC filter](image)

SIF Input (Pin 24)

The input impedance of the amplifier, shown in Figure 29, is approximately 1kΩ. Any interference on pin 24, a video signal for example, can cause audio buzz or heterodyning. Good circuit board layout is essential. Examples of both good and poor layout are shown in Figure 30.

![Figure 29. SIF stage input circuit](image)

![Figure 30. PCB layout examples](image)
Sanyo SAW Filters

Two types of surface acoustic wave (SAW) filter built on different piezoelectric substrates can be used with the LA7577N—Lithium Tantalate and Lithium Niobate.

Lithium Tantalate (LiTaO$_3$) SAW filters

LiTaO$_3$ SAW filters have a low temperature coefficient of \(-18\text{ppm/°C}\) and good stability, but have high insertion loss. An external coil is required at the output for level matching as shown in Figure 31. LiTaO$_3$ SAW filters cover the Japanese and American bands, which both have relatively high IF frequencies. These filters have part numbers of the form TSF1\(\ldots\) or TSF2\(\ldots\).

![Figure 31. LiTaO$_3$ SAW filter](image)

Lithium Niobate (LiNbO$_3$) SAW filters

LiNbO$_3$ SAW filters have a relatively high temperature coefficient of \(-72\text{ppm/°C}\), but have an insertion loss approximately 10dB lower than LiTaO$_3$ filters. A matching circuit is, therefore, not required at the output, as shown in Figure 32. As a result of the lower insertion loss, the passband ripple is higher. However, the low impedance and low feedthrough of these filters make them less susceptible to stray capacitance effects caused by external components and PCB layout, resulting in greater stability. LiNbO$_3$ SAW filters cover the PAL and American bands, which have relatively lower IF frequencies. These filters have part numbers of the form TSF5\(\ldots\).

![Figure 32. LiNbO$_3$ SAW filter](image)

VCO Tank Circuit

VCO tank circuit with built-in capacitor

When the IC power supply is switched ON, the heat generated by the IC is conducted by the PCB, including into the VCO tank. The tank coil legs effectively act as a heatsink and the heat is dissipated, such that an insignificant amount of heat is conducted into the VCO tank capacitor. As a result, the effect on VCO drift is made smaller.

Even so, it is recommended that the inductor and capacitor be chosen so that their temperature characteristics effectively cancel. Accordingly, it is preferable to use inductors with low temperature coefficient cores and low temperature coefficient capacitors.

VCO tank circuit with external capacitor

If using an external capacitor, the heat generated by the IC is conducted by the PCB, including to the external capacitor. If this happens, the heat affects the capacitor and changes its capacitance value.

However, because the VCO tank coil is not significantly affected, the VCO tank tuning point changes.

In this case, it is highly preferable to use inductors with low temperature coefficient cores and low temperature coefficient capacitors.
## Coil Specifications

<table>
<thead>
<tr>
<th>Component</th>
<th>Japan ( f = 58.75 \text{MHz} )</th>
<th>USA ( f = 45.75 \text{MHz} )</th>
<th>PAL countries ( f = 38.9 \text{MHz} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCO coil ( T_1 )</td>
<td><img src="image1" alt="Image" /></td>
<td><img src="image2" alt="Image" /></td>
<td><img src="image3" alt="Image" /></td>
</tr>
<tr>
<td>AFT coil ( T_2 )</td>
<td><img src="image4" alt="Image" /></td>
<td><img src="image5" alt="Image" /></td>
<td><img src="image6" alt="Image" /></td>
</tr>
<tr>
<td>SIF coil ( T_4 )</td>
<td><img src="image7" alt="Image" /></td>
<td><img src="image8" alt="Image" /></td>
<td><img src="image9" alt="Image" /></td>
</tr>
<tr>
<td>VIF SAW filter (Sanyo)</td>
<td>TSF1132L, TSF1137U</td>
<td>TSF1229L, TSF1241U</td>
<td>TSF5315</td>
</tr>
<tr>
<td>SIF SAW filter (Sanyo)</td>
<td>TSB1101P</td>
<td>TSB1205P</td>
<td>–</td>
</tr>
</tbody>
</table>

- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use.
  - Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees, jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of June, 1997. Specifications and information herein are subject to change without notice.